mirror of
https://github.com/fail0verflow/switch-coreboot.git
synced 2025-05-04 01:39:18 -04:00
files for targets without failover: src/config/nofailovercalculation.lb (64 kB XIP) src/config/nofailovercalculation128.lb (128 kB XIP) Targets with other XIP sizes were ignored. This patch moves XIP size back into mainboard code. Benefits from this patch: - src/config/nofailovercalculation128.lb is no longer needed - Targets with XIP sizes besides 64k and 128k benefit from refactoring - Conceptually, this makes the include files pure calculation files without settings. Abuild tested. Signed-off-by: Carl-Daniel Hailfinger <c-d.hailfinger.devel.2006@gmx.net> Acked-by: Patrick Georgi <patrick.georgi@coresystems.de> git-svn-id: svn://svn.coreboot.org/coreboot/trunk@4348 2b7e53f0-3cfb-0310-b3e9-8179ed1497e1
172 lines
3.9 KiB
Text
172 lines
3.9 KiB
Text
## XIP_ROM_SIZE must be a power of 2.
|
|
default XIP_ROM_SIZE = 64 * 1024
|
|
include /config/nofailovercalculation.lb
|
|
|
|
##
|
|
## Set all of the defaults for an x86 architecture
|
|
##
|
|
|
|
arch i386 end
|
|
|
|
##
|
|
## Build the objects we have code for in this directory.
|
|
##
|
|
|
|
driver mainboard.o
|
|
if HAVE_MP_TABLE object mptable.o end
|
|
if HAVE_PIRQ_TABLE object irq_tables.o end
|
|
#object reset.o
|
|
|
|
if CONFIG_USE_INIT
|
|
|
|
makerule ./auto.o
|
|
depends "$(MAINBOARD)/cache_as_ram_auto.c option_table.h"
|
|
action "$(CC) $(DISTRO_CFLAGS) $(CFLAGS) $(CPPFLAGS) -I$(TOP)/src -I. -c $(MAINBOARD)/cache_as_ram_auto.c -o $@"
|
|
end
|
|
|
|
else
|
|
|
|
makerule ./auto.inc
|
|
depends "$(MAINBOARD)/cache_as_ram_auto.c option_table.h"
|
|
action "$(CC) $(DISTRO_CFLAGS) $(CFLAGS) $(CPPFLAGS) $(DEBUG_CFLAGS) -I$(TOP)/src -I. -c -S $(MAINBOARD)/cache_as_ram_auto.c -o $@"
|
|
action "perl -e 's/\.rodata/.rom.data/g' -pi $@"
|
|
action "perl -e 's/\.text/.section .rom.text/g' -pi $@"
|
|
end
|
|
|
|
end
|
|
|
|
##
|
|
## Build our 16 bit and 32 bit coreboot entry code
|
|
##
|
|
if USE_FALLBACK_IMAGE
|
|
mainboardinit cpu/x86/16bit/entry16.inc
|
|
ldscript /cpu/x86/16bit/entry16.lds
|
|
end
|
|
|
|
mainboardinit cpu/x86/32bit/entry32.inc
|
|
|
|
if CONFIG_USE_INIT
|
|
ldscript /cpu/x86/32bit/entry32.lds
|
|
end
|
|
|
|
if CONFIG_USE_INIT
|
|
ldscript /cpu/amd/car/cache_as_ram.lds
|
|
end
|
|
|
|
##
|
|
## Build our reset vector (This is where coreboot is entered)
|
|
##
|
|
if USE_FALLBACK_IMAGE
|
|
mainboardinit cpu/x86/16bit/reset16.inc
|
|
ldscript /cpu/x86/16bit/reset16.lds
|
|
else
|
|
mainboardinit cpu/x86/32bit/reset32.inc
|
|
ldscript /cpu/x86/32bit/reset32.lds
|
|
end
|
|
|
|
##
|
|
## Include an id string (For safe flashing)
|
|
##
|
|
mainboardinit arch/i386/lib/id.inc
|
|
ldscript /arch/i386/lib/id.lds
|
|
|
|
##
|
|
## Setup Cache-As-Ram
|
|
##
|
|
mainboardinit cpu/amd/car/cache_as_ram.inc
|
|
|
|
###
|
|
### This is the early phase of coreboot startup
|
|
### Things are delicate and we test to see if we should
|
|
### failover to another image.
|
|
###
|
|
if USE_FALLBACK_IMAGE
|
|
ldscript /arch/i386/lib/failover.lds
|
|
end
|
|
|
|
###
|
|
### O.k. We aren't just an intermediary anymore!
|
|
###
|
|
|
|
##
|
|
## Setup RAM
|
|
##
|
|
if CONFIG_USE_INIT
|
|
initobject auto.o
|
|
else
|
|
mainboardinit ./auto.inc
|
|
end
|
|
|
|
##
|
|
## Include the secondary Configuration files
|
|
##
|
|
config chip.h
|
|
|
|
chip northbridge/amd/amdk8/root_complex
|
|
device pci_domain 0 on
|
|
chip northbridge/amd/amdk8
|
|
device pci 18.0 on # northbridge
|
|
# devices on link 0, link 0 == LDT 0
|
|
chip southbridge/amd/amd8131
|
|
# the on/off keyword is mandatory
|
|
device pci 0.0 on end
|
|
device pci 0.1 on end
|
|
device pci 1.0 on end
|
|
device pci 1.1 on end
|
|
end
|
|
chip southbridge/amd/amd8111
|
|
# this "device pci 0.0" is the parent the next one
|
|
# PCI bridge
|
|
device pci 0.0 on
|
|
device pci 0.0 on end
|
|
device pci 0.1 on end
|
|
device pci 0.2 on end
|
|
device pci 1.0 off end
|
|
end
|
|
device pci 1.0 on
|
|
chip superio/winbond/w83627thf
|
|
device pnp 2e.0 on end
|
|
device pnp 2e.1 on end
|
|
device pnp 2e.2 on end
|
|
device pnp 2e.3 on end
|
|
device pnp 2e.4 on end
|
|
device pnp 2e.5 on end
|
|
device pnp 2e.6 on end
|
|
device pnp 2e.7 on end
|
|
device pnp 2e.8 on end
|
|
device pnp 2e.9 on end
|
|
device pnp 2e.a on end
|
|
end
|
|
end
|
|
device pci 1.1 on end
|
|
device pci 1.2 on end
|
|
device pci 1.3 on end
|
|
device pci 1.5 off end
|
|
device pci 1.6 off end
|
|
end
|
|
end # LDT0
|
|
device pci 18.0 on end # LDT1
|
|
device pci 18.0 on end # LDT2
|
|
device pci 18.1 on end
|
|
device pci 18.2 on end
|
|
device pci 18.3 on end
|
|
end
|
|
chip northbridge/amd/amdk8
|
|
device pci 19.0 on end
|
|
device pci 19.0 on end
|
|
device pci 19.0 on end
|
|
device pci 19.1 on end
|
|
device pci 19.2 on end
|
|
device pci 19.3 on end
|
|
end
|
|
end
|
|
device apic_cluster 0 on
|
|
chip cpu/amd/socket_940
|
|
device apic 0 on end
|
|
end
|
|
chip cpu/amd/socket_940
|
|
device apic 1 on end
|
|
end
|
|
end
|
|
end
|
|
|